Low-Power CMOS 1-Bit Full Adder using FPGA KIT & DSM Technology

Main Article Content

A.S Keerthi Nayani et. al.

Abstract

The aspire of the manuscript be near apply a 14T Full adder unit, so as to make use of little power by means of XOR and XNOR gate . The 4-bit binary adder is constructed in ripple carry adder arrangement. It has been urbanized for little power utilization in falling the no. of transistor. The power utilization be able to abridged by 49% with planned FA difference ate through regular FA. Every one replication outcome contain be approved elsewhere by with 32 nm CMOS technology. The replication outcome of 1-bit adder planned FA shows so as to the planned FA have little power utilization. The hardware accomplishment of 14T FA be agreed with Deep Sub micron Technology

Downloads

Download data is not yet available.

Metrics

Metrics Loading ...

Article Details

How to Cite
et. al., A. K. N. (2021). Low-Power CMOS 1-Bit Full Adder using FPGA KIT & DSM Technology. Turkish Journal of Computer and Mathematics Education (TURCOMAT), 12(3), 5720–5725. Retrieved from https://turcomat.org/index.php/turkbilmat/article/view/2247
Section
Research Articles