# A Reduced Switch Count and THD Analysis in Cascaded H Bridge Multi-level inverter Topology 

B.Sathyavani ${ }^{\text {a }}$, K.Rajeshwar Reddy ${ }^{\text {b }}$, and DrN.KamalaMoorthy ${ }^{\text {c }}$<br>a<br>Electrical and Electronics Engineering, SR Engineering college, Telangana.<br>${ }^{\text {b }}$ Dean Electrical and Electronics Engineering,Member in IOT Centre, SR Engineering college, Telangana.<br>${ }^{\text {c }}$ Electrical and Electronics Engineering, Malla reddy college of engineering and<br>technology,Telangana.

Article History: Received: 10 January 2021; Revised: 12 February 2021; Accepted: 27 March 2021; Published online: 20 April 2021


#### Abstract

Designing of a multilevel inverter is required for power conversion with good efficiency, less switching loss, less THD values related to voltage and current. In a multi-level inverter, the desired output value depends on the harmonic values so as to increase the levels in output. This paper presents a 9 -level cascaded H bridge inverter and a reduced number of switching devices. The developed H bridge inverter is analyzed in terms of THD values at different loads. The developed H bridge inverter is compared with PD,POD,APOD techniques in terms of THD values. Based on simulation results it has been observed that the developed H bridge inverter system performs well in terms of voltage and current THD values and achieve good efficiency due to less loss.


## Keywords: Multilevel inverter, PWM Switching loss ,THD

## 1. Introduction

NOW a days, there is a huge demand for industrial automation, automotive and robotic systems that can be controlledbymobilityduetoenergyconversionandmaintain the high efficiency of the batteries used in these devices. Thus, in this issue, the inverters implemented on the multi-level inverter show that many advantages compared to the 2 -level inverter, lower order harmonics can be reduced because the output voltage levels areincreased[1],[3].

Many multi-level inverter topologies have been proposed for industrial applications, providing efficiency in power quality andtheremainingonesarestillunderprocessing. Multi-level inverters are mainly divided into three types[11]: diode clampedinvertersystem,flyingcapacitorinvertersystemand cascadedHbridgeinvertersystemsbasedontherequirements and optimal conditions of the multi-level inverter topology systems[4]. While cascaded H bridge inverter is well known for having a novelty circuit to provide high efficiency, lower switching losses and lower order harmonics are compared to the diode clamping and flying condenser topologies[2],[5]. Despite the above mentioned advantages, in the case of cascaded H bridges, consideration has been given to the fact that higher switching and conduction losses are mainly due to the use of anti parallel diodes.[4] In many researchers there is little effort to reduce power switching devices and power converter applications, which have been found to be challenging due to the improvement of longer battery usage[9],[10].

In the multi-level inverter topology application, decreasing thenoofpowerswitchesandharmonicvalues. Thelessnoof main power switching devices to improve efficiency and the cost of implementing inverter systems are issues that many researchers consider focused on developing battery life and reducing cost functions due to the use of programmable ICs[6],[7].

Contribution of the paper including details
$\square$ In this paper, different THD values were analyzed using different loads and reducing power switchingdevices.
$\square \quad$ In this cascaded $H$ bridge inverter system, the results were developed and compared with the different PD.APOD, POD and current THD values.
$\square$ Remarks the reduced switch count method has higherTHDvaluesbyvaryingthedifferentload values of the THD voltage values as well asthe current THDvalues.

The remaining part of the paper is as follows: Section II describes the system that has been developed. Section III\& IV presents the results of the simulations and the comparison analysis and conclusion of this study is provided in Section V.

## 2.System Discription

A. Cascaded Nine level invertertopology

One of the converter topologies is implemented here, which is based on a single-phase nine-level inverter series with dc sources[8]. Each one of the single phase full bridge produces 3 different values are $+\mathrm{VDC}, 0 \mathrm{VDC},-$ VDC and power circuit for one phase leg of this inverter with four cellsineachphase.

Resulting voltage is synthesized by adding theabove
voltages: $+4 \mathrm{vdc}, 0,-4 \mathrm{vdc}$.Fig. 1 shows the nine level inverter topology without filtering circuit.


Fig. 1. Circuit diagram for cascaded H bridge multi level topology
Operating strategy in this circuit can be A PWM based on POD, PD, APOD modulations. PWM technique comparing one sine signal to four carrier signals if the reference signal is positive when the H bridge switches $\ldots$...are in position and the reference signal is negative when the H bridge switches ....are in off position. Turns off the H bridge switches operated during the reference signalperiod.

1. PHASE OPPISITION DISPOSITION (POD) In POD modulation method, all carrier signals are in phase with a reference signal above zero and are 180 degrees out of phase with reference signal above zero. If number of level is $m$ then ( $\mathrm{m}-1$ ) the carrier waveforms are arranged in phases above zero reference signal and out of phase at 180 degrees below zero reference signal. If the inverter switched to $+\mathrm{Vdc} / 4$ then the reference is high value compared to carrier signals, the inverter switched to $\mathrm{Vdc}=0$ than reference is greater value than lower carrier waveform but less value than upper carrier waveform, inverter switched to - Vdc/4 when reference is less value than two carrier waveform signals.

## 2. PHASE DISPOSITION(PD)

All carrier signals are in phase with the above zero reference signal in the PD modulation technique. If number of level is $m$ then ( $\mathrm{m}-1$ ) the carrier waveforms are arranged in the reference signal phase. If the inverter is switched to $+\mathrm{Vdc} / 4$, then the reference is high value compared to carrier signal, the inverter is switched to $\mathrm{Vdc}=0$, then the reference is high value or less value than the reference signal, and the inverter is switched to $-\mathrm{Vdc} / 4$, then reference signal is less thanthe reference signal in this way.

## 3. ALTERNATIVE PHASE OPPOSITION DISPOSITION (APOD)

In APOD modulation, each carrier waveform is out of phasewith180degreesbelowthecarrier.Inthismethod, when considering positive half-cycle $+\mathrm{Vdc} / 4$ the reference is high value compared to all carrier signals and $\mathrm{Vdc}=0$ reference is greater than the upper reference signals and lower than the lower reference signals and + Vdc/4 the reference is less than the uppermost carrier waveform and greater than all other carrier waveforms. In this way, the same controlled applied in the negative half-cycle.
B. Nine Level Inverter With Reduced SwitchCount

Figure 2 shows the system developed MLI less no with reduced power switching devices. This system having 4 Vdcs , and 4 H bridge connections ( $\mathrm{H} 1, \mathrm{H} 2, \mathrm{H} 3, \mathrm{H} 4$ ) and 8 active power devices S 1 to S 8 . H bridge switches, dc link switches can be selected at the basis of rated multi-level inverter power to reduce cost functions and improve system efficiency.

levelinverter
Operating switching modes:
When switching the configuration used to operate this system with different modes. If Vref $>=4 \mathrm{vc}$, the active switches(S1\&S6) will be switched on. If Vref $>=3 \mathrm{vc}$ then switches(S2,S6\&S7)switcheson,ifVref>=2vcthenswitches
(S2,S3,S6\&S8)switcheson,ifVref>=vcthenswitches(S2,S3,S 4\&S6)switcheson, If Vref<vc then switches(S2,S3,S4\&S5) switches on. Table 1 shows switching on and off at different intervals.

Table- I: Switching conditions of the system T*ON, F*OFF


## 3. Simulation Circuit



Fig.3.SimulationmodelforReducedswitchcountmultilevel inverter

## 4. Simulation Results

C.

## Cascaded 9 Level inverter



Fig. 4. Output results of Cascaded 9 level H bridge
Performance expressed in this system as THD with different loads.TheFigure4above.Displaystheoutputvoltagesignals with THD values and the respective waveform PD, POD, APOD models. Total Harmonic Distortion (THD) is a very important aspect used in audio, communication
devices, power systems. THD is one of the measurements that shows how much voltage and current distortion is due to the harmonics present in that signal. In general, the pure sine wave is not having harmonic value when the stepped wave forms signals with more harmonic distortion. If voltage and current signals are produced periodic but not exactly sine wave, higher frequency components will contribute to harmonicdistortion.Nowadays,manyresearchpracticesand development methods have been developed to reduce this THD value as low as optimally improve system efficiency. THD values with different loads have been developed in this system and compared to which load is more suitable for the reduction of these THDvalues.
D. Reduced switch countresults


Fig. 5. Output results of Reduced switch count multi level inverter THD $13.67 \%$


Fig. 6. Output results of Reduced switch count multi level inverter THD 31.01\%\%
Figure 5\&6 shows the different THD values of the Reduced Switch Count method. In this system, the values of load resistance and inductance change output harmonic values accordingly.

Table- II: Harmonic values in Reduced switch count

Table- III: THD Analysis in 9 level inverter

| 9 LEVEL CASCADED H |  |  |  |  |  |  |  |
| :--- | :--- | :--- | :--- | :--- | :--- | :--- | :--- |
| BRIDGE |  |  |  |  |  |  |  |



Fig. 7. THD analysis in Cascaded 9 levelHbridge


Fig. 8. THD analysis in Reduced switchcount
Figure $7 \& 8$ shows the THD analysis in the H bridge cascade and the reduced switch count in the multi-level inverter. Cascaded H bridge topology has been implemented with the production of THD in different PD, POD, APOD models. The THD value changes with the variation of the different load values. In this cascaded method, less harmonics related to voltage and current values are achieved by changing the load inductance and resistance values than no effect of THD voltage harmonics and current THD values are changed, but in this method, switching devices are longer than the reduced switch count method. In a reduced switch count method, considering fewer switches and operating with switching on and off, the THD values are high compared to the previous method. One of the disadvantages of this method is that it varies the load effect of the THD voltage values and the current THD values.

## 5. Conclusion

In this paper presents cascaded nine level Hbridge multilevel inverter topology was presented by considering the reduced switching device. This system discussed in detail the cascaded H bridge with 16 Switches configuration, producing a 9 -level output model in PD, POD, APOD methods, and the extension of this systemwithreduced4Switchescount.Inthissystem,output9 levels with respective THD values are produced in different methods, followed by THD voltage values. Finally, several simulation results shows that suitable of

THD value of the developed $H$ bridge inverter system with different types of loads by considering modulation indexes.

## References

1. J. Rodriguez, J. S. Lai and F. Z. Peng, "Multilevel inverters:Asurveyoftopologies,controls,andapplications," IEEE Trans. Ind. Electron., vol. 49, no. 4, pp. 724-738, August2002.
2. F. Z. Peng, "A generalized multilevel inverter topology with self voltage balancing," IEEE Trans. Ind. Applicant., vol. 37, no. 2, pp. 611-618, March/April2001.
3. J. S. Lai and F. Z. Peng, "Multilevel converters-A new breedofpowerconverters,"IEEETrans.Ind.Applicant.,vol. 32, no. 3, pp. 509-517, May/June1996.
A. Kahwa, H. Obara and Y. Fujimoto, "Design of 5-level Reduced Switches Count H-
bridge Proc.IEEE15thInt.WorkshopAdv.MotionControl(AMC), Tokyo, Japan, March 2018, pp.41-46.
4. Z. Du, L. M. Tolbert, J. N. Chiasson and B. Ozpineci, "Fundamentalfrequencyswitchingstrategiesofaseven-level hybrid cascaded H-bridge multilevel inverter," IEEE Trans. Power. Electron., vol. 24, no. 1, pp. 25-33, January2009.
5. H. Obara, K. Wada, K. Miyazaki, T. Sakurai and M. Takamiya, "Active Gate Control in Half-Bridge Inverters Using Programmable Gate Driver ICs to Improve bothSurge Voltage and Switching Loss," in Proc. IEEE Appliedpower.Electron.conf. and Exposition, Tampa, FL, USA, March 2017, pp. 1153-1159.
6. J. Ebrahimi, E. Babaei, and G. B. Gharehpetian, "ANew Multilevel Converter Topology With Reduced Number of Power Electronic Components," IEEE Trans. Ind. Electron., vol. 59, no. 2, pp.655-667, Feb2012.
7. B. Sathyavani, D. Rajababu, A.V.V. Sudhakar Construction of a "Pure Sine Wave Inverter System" International Journal of Innovative Technology and Exploring Engineering (IJITEE) ISSN: 2278-3075, Volume-8 Issue-9, July 2019960Published By: Blue Eyes Intelligence Engineering \& Sciences P Retrieval Number I7918078919/19@BEIESPublication
8. A.V.V. Sudhakar, B. Sathyavani, D. Rajababu " Interconnecting Large PV Systems That Interconnect Using PVInverters"InternationalJournalofInnovativeTechnology and Exploring Engineering (IJITEE) ISSN: 2278-3075, Volume-8 Issue-9, July 2019964 Published By: Blue Eyes Intelligence Engineering \& Sciences Publication Retrieval Number I7919078919/19@BEIESP
9. K.Rajeshwar Reddy, M. Sai Kumar, B.Rajender, BalakrishnaKothapalli, "Integrating the PV Arrays to the Smart Nano Grid using an Artificial Intelligence", International Journal of Innovative Technology and Exploring Engineering (IJITEE) ISSN: 2278-3075, Volume8 Issue-12, October2019.
10. Dr. R. Arulmurugan, Dr. B. Rajender, B. Sathyavani,K. Balakrishna.,"An Overview of Converters and Inverters", InternationalJournalofEngineering\&Technology, volume7 (issue 3.34) (December 2018) 992994
11. Sampathkumar, A., Murugan, S., Rastogi, R., Mishra, M. K., Malathy, S., \& Manikandan, R. (2020). Energy Efficient ACPI and JEHDO Mechanism for IoT Device Energy Management in Healthcare. In Internet of Things in Smart Technologies for Sustainable Urban Development (pp. 131-140). Springer, Cham.
