# **Reduced Switch Multilevel Inverter Topologies And Modulation Techniques For Renewable Energy Applications**

## Ujwala Gajula<sup>a</sup>, Dr. M. Kalpana Devi<sup>b</sup> and Dr. N. Malla Reddy<sup>c</sup>

<sup>a</sup>Research Scholar, Department of EEE, Annamalai University, Chidambaram, Tamil Nadu, India, gjujwala@gmail.com <sup>b</sup>Assistant professor, Department of EEE, Government College of Engineering, Thanjavur, India, sharikka09@yahoo.com <sup>c</sup>Professor, Department of EEE, G.Narayanamma Institute of Technology & Science, Hyderabad, Telangana, India, nomula.nomula@gmail.com

Article History: Received: 10 November 2020; Revised 12 January 2021 Accepted: 27 January 2021; Published online: 5 April 2021

**Abstract:** Multilevel inverters (MLIs) have been extensively used and gained interest over last few decades in industrial and grid connected renewable energy applications because of its numerous merits. Besides various advantages like obtaining reduced harmonic distortion and lesser dv/dt stress across switches it has the capability of generating any number of levels. The theory of multilevel concept was initiated for high power and high/medium voltage applications as they are helpful in interfacing with renewable energy sources. By proper combination of the switches it generates a stair case output with reduced harmonic distortion because of this MLI is widely used and it became one of the advanced power converter topology. The rise of new topologies has attained importance over conventional multilevel inverter topologies, which generates more number of levels with reduced switch components. This paper presents various conventional MLI topologies and hybrid MLI topologies for renewable energy applications. Also, this review paper includes different modulation strategies which plays an important role to improve the overall performance of MLI.

Keywords: Conventional Multilevel Inverter, Reduced Switch Multilevel Inverter, Modulation Strategies, Renewable Energy Sources, Harmonic Distortion

### 1. Introduction

The increasing demand for electrical energy is the basis for intense reduction in conventional energy sources. This also gave rise in extensive research in the field of renewable energy based power generation. Solar and wind are the major renewable energy sources gaining more interest among power electronics and power systems community [1] [2] [3]. This needs new power converter topologies to improve power quality for desired operation, control and power management and to extract maximum power from the renewable energy sources.

The important and essential part of power conversion in renewable energy is an inverter which is used to convert DC to AC which is required by grid/loads [4]. However, the output of the inverter contains largeharmonics, so the usage of costly and large low pass filters is used before feeding power to utility grid. Further, because of high voltage stress and switching losses these are refraining from using for high power applications. As a best substitute for medium and high power applications multilevel inverters are evolved. The MLI Concept was first introduced in the early 1975 [5] followed by different variations [6] [7]. Conventional MLI topologies are classified into three namely: Flying Capacitor MLI (FC-MLI), Diode clamped MLI (DC-MLI) and Cascaded H-bridge MLI (CHB-MLI). The key features of MLIs are: it produces output waveform with low harmonic distortion, it operates both fundamental switching frequency and high switching frequency PWM, etc.; The only disadvantage is the requirement of large number of power switching which increases the complexity and makes the system bulky. In order to overcome this MLI topologies. These are used in various applications such as renewable energy sources, drives, FACTS and electric vehicles. Fig 2. gives the overall contribution of this paper.

With the advancements in in these MLI topologies challenges have raised in control and modulation of the inverters. Lower order harmonics are present in the stepped output voltage of the inverter, which lead to disoperation, voltage fluctuations which in turn affects the power quality. So a suitable modulation technique has to be chosen in order to improve the overall performance of the system.

#### 2. Conventional Multilevel Inverter Topologies

Conventional MLI topologies are extensively used in various industrial and grid connected renewable energy applications. The popularity of these topologies is outstanding to several advantages such as lower harmonic distortion, lower switching losses, modular structure and ease of control. In this paper the working principle of all

the three classical MLI topologies for single phase five level configuration with the help of switching tables is explained.

Classical MLI topologies are categorized into three types:

- a. Diode clamped MLI (DC MLI)
- b. Flying Capacitor MLI (FC MLI)
- c. Cascaded H-Bridge MLI (CHB MLI)



Fig 1. Classification of Conventional and Hybrid MLI



Fig 2. Overall Contribution to the Review



# A. Structural Configuration of Diode Clamped MLI (DC MLI)

Diode clamped is also referred to as neutral point clamped MLI. Fig 3 (a) shows five level neutral point clamped topology. In a five level [8] [9] it consists of four capacitors of high value and DC link voltage is divided equally among the four capacitors. Mid-point is chosen as reference or neutral point. The single phase five level consists of four switches S1-S4, four complimentary switches S1'-S4' and clamping diodes D1-D6. Here the phase voltage is calculated between points a and n. Every switch of the leg is connected to the clamping diodes D1-D6 which decreases voltage rating. It generates five voltage levels -Vdc/4 to +Vdc/4 as well as -Vdc/2, 0, +Vdc/2. Table 1 below gives the switching states to generate five level output of DC MLI. For instance, to generate 0V Upper two switches S3, S4 and lower two switches S1', S2' are on. This is one of the popularly used topology in medium voltage/high power applications.

| Output<br>Voltage  | <b>S1</b> | S2 | <b>S</b> 3 | <b>S4</b> | <b>S1'</b> | S2' | \$3' | <b>S4'</b> |
|--------------------|-----------|----|------------|-----------|------------|-----|------|------------|
| V <sub>dc/2</sub>  | 1         | 1  | 1          | 1         | 0          | 0   | 0    | 0          |
| V <sub>dc/4</sub>  | 0         | 1  | 1          | 1         | 1          | 0   | 0    | 0          |
| 0                  | 0         | 0  | 1          | 1         | 1          | 1   | 0    | 0          |
| -V <sub>dc/4</sub> | 0         | 0  | 0          | 1         | 1          | 1   | 1    | 0          |
| -V <sub>dc/2</sub> | 0         | 0  | 0          | 0         | 1          | 1   | 1    | 1          |

Table 1: Switching States of Five Level DC MLI

# **B. Structural Configuration of Flying Capacitor MLI (FC MLI)**

Single phase FC MLI is shown in fig 3 (b) [8] [9] [10]. It consists of four capacitors C1-C4 which has equal magnitude and voltage rating and splits the DC bus into four equal voltages. This topology consists of four switches S1-S4, four complimentary switches S1'-S4' and flying or clamping capacitors C5-C10 which is used to clamp the voltage across each switch. Table 2 gives the switching states of five level FC MLI. For instance, to generate 0V Upper two switches S1, S2 and lower two switches S1', S2' are on. This topology is used in high frequency applications.

| Output<br>Voltage  | <b>S1</b> | S2 | <b>S</b> 3 | <b>S4</b> | S1' | S2' | S3' | S4' |
|--------------------|-----------|----|------------|-----------|-----|-----|-----|-----|
| V <sub>dc/2</sub>  | 1         | 1  | 1          | 1         | 0   | 0   | 0   | 0   |
| $V_{dc/4}$         | 1         | 1  | 1          | 0         | 1   | 0   | 0   | 0   |
| 0                  | 1         | 1  | 0          | 0         | 1   | 1   | 0   | 0   |
| -V <sub>dc/4</sub> | 1         | 0  | 0          | 0         | 1   | 1   | 1   | 0   |
| -V <sub>dc/2</sub> | 0         | 0  | 0          | 0         | 1   | 1   | 1   | 1   |

Table 2: Switching States of Five Level FC MLI

# C. Structural Configuration of Cascaded H-Bridge MLI (CHB MLI)

Single phase five level cascaded H bridge topology is shown fig 3 (C). It consists of two cells, each having a H-bridge. Each H bridge contains four unidirectional switches and a DC source [11] [12] [13]. An H- bridge produces three output voltage levels shown in Table 3. Table 4 gives the output voltage synthesis of two H-bridges. It is widely used in battery powered applications, grid integration systems and standalone PV systems.

Table 5 gives the detailed analysis of conventional MLI topologies with respect to the power components required per phase.

| V <sub>an</sub> | S1 | S2 | <b>S</b> 3 | <b>S4</b> |
|-----------------|----|----|------------|-----------|
| 0               | 1  | 1  | 0          | 0         |
|                 | 0  | 0  | 1          | 1         |
| V               | 1  | 0  | 1          | 0         |
| -V              | 0  | 1  | 0          | 1         |

 Table 3: Phase Voltage of Single H-Bridge

Table 4: Switching States of Five Level CHB MLI

| V <sub>an</sub> | Cell-1 | Cell-2 |
|-----------------|--------|--------|
|                 | 0      | 0      |
| 0               | V      | -V     |
|                 | - V    | V      |
| V               | V      | 0      |
| ·               | 0      | V      |
| 2V              | V      | V      |
| -V              | - V    | 0      |
|                 | 0      | - V    |
| -2V             | - V    | - V    |

#### 3. Reduced Switch Multilevel Inverter Topologies

Although above mentioned classical multilevel inverters have numerous applications these topologies need more number of power components. So from last few decades the focus of the research is to reduce the switches, diodes and voltage sources that can improve the quality as well as reduce the switching losses and overall cost. In this regard various new reduced switch topologies have been introduced that are suitable for various applications such as drives, Renewable energy systems and FACTs. These are used in grid tied and standalone systems. These are classified as Reduced Switch Symmetrical (RSS) MLI, Reduced switch asymmetrical (RSA) MLI, Reduced switch modified (RSM) MLI. The modified type contains all the hybrid and topologies that are not based on H-bridge. This paper gives comprehensive review of some topologies that are developed in recent time.



Fig 4: Generalized RSS MLI Topologies (a) RSS MLI 1 (b) RSS MLI 2 (c) RSS MLI 3 (d) RSS MLI 4 (e) RSS MLI 5 (f) RSS MLI 6 (g) RSS MLI 7 (h) RSS MLI 8 (i) RSS MLI 9

#### A. Reduced Switch Symmetrical H-Bridge MLI (RSS MLI)

As the name itself indicates it consists of all DC sources with equal magnitude. In [14] *Babaei et al.* proposed a new MLI shown in fig 4 (a). This topology was designed with reduced cost and installation area and has used fundamental switching technique. When compared to conventional MLI there is significant reduction in switches. A novel MLI topology shown in fig 4 (b) and 4 (c) discussed in [15] [16]. This is used for low voltage applications. The MLI shown in fig 4 (d) [17] can be operated both in symmetric and asymmetric modes. Author developed a new cascaded H-bridge topology with four switches connected in cascaded form and two DC sources using vertical phase shifted sinusoidal PWM. Another MLI topology shown in fig 4 (e) is proposed in [18] which contains three dc sources of equal magnitude with four switches which uses Multi carrier sub harmonic PWM. This can be used in high power and high voltage applications. It is used as an alternative to conventional topology for RES applications.

Wang et al. proposed a new topology in [19] new switched diode MLI shown in fig 4 (f) with reduced size, cost and removal of high voltage spikes from the output voltage and has used clock phase shifted one cycle

control. In [20] author developed MLI based on switched capacitor in order to improve the power density and energy conversion efficiency and has used basic SPWM technique shown in fig 4(g). In [21] S. S. Lee et al. developed an improved sub module based MLI with reduced number of switches using SHE-PWM. It can be used in renewable energy applications, especially PV and fuel cells which is shown in fig 4 (h). In [22] *K. P. Panda et al.* developed a reduced a reduced switch MLI which require less number of active switches and mitigate dominant lower order harmonics using Modified PSO based SHE technique. This is used in renewable energy and drive applications. The topology is shown in Fig 4 (i).

#### B. Reduced Switch Asymmetrical H-Bridge MLI (RSA MLI)

An Asymmetric MLI topology is that it contains dc voltage sources of different magnitudes. The main aim is to generate higher number of voltages with reduced number of switches. Asymmetric structure of cascaded Hbridge topology with DC sources of different magnitude was discussed in [23] shown in fig. 5 (a). In [24] author has developed a reduced switch MLI shown in fig. 5 (b) in order to generate more number of output voltages using isolated DC sources. This topology is used in medium voltage applications. In [25] author developed MLI topology which is used for both symmetric and asymmetric modes which is modular and uses crisscross connection. This topology shown in fig. 5(c) is used in Renewable energy applications and used for high voltage applications.

*N. Prabaharan et al.* [26] developed a new MLI topology shown in fig. 5 (d) using unipolar PWM strategy which is especially used in PV applications. *R. S. Alishah et al.* [27] developed a MLI topology which has reduced number of switches, shown in fig 5 (e) used for both symmetric and asymmetric configuration using fundamental switching Technique. This topology is used renewable energy integration. The advantages of reduction in blocking voltage and reduced switch count are the reasons that this topology can be used for high power applications, the only drawback of this topology is by increasing the number of levels additional diodes are required.

In [28] author has introduced a new topology using stair case modulation technique which is complex. It is used in permanent magnet drives, distributed PV power generation. The topology is shown in Fig 5 (f).

*E. Babaei et al.* [29] a basic unit was developed which can operate both in symmetric and asymmetric configuration using fundamental switching scheme. This is used in medium and high voltage applications. The topology is shown in Fig 5 (g).

J. Liu et al.[30] developed a topology based on switched capacitor module which is best suited for high switching frequency power distribution network. This topology is used in grid connected PV applications and EV applications. The topology is shown in Fig 5 (h).

#### C. Reduced Switch Modified MLI (RSM MLI)

Topologies without H-Bridge are studied in this category. Basically, H-bridge topologies are used in medium and low voltage applications. The voltage stress on H-bridge switches narrows down the application in high voltage applications. If it is used in high voltage applications the efficiency reduces. Therefore, some new topologies are developed to overcome this drawback. In this section various such topologies will be discussed.

In [31] author has developed a Modified MLI topology shown in fig 6 (a) consisting of floating input DC sources connected in opposite polarity alternatively. In this reduced switch count is achieved, but modularity and fault tolerant capability are less compared to conventional CHB MLI. In [32] a new topology shown in fig. 6(b) has evolved which can also be operated in symmetric and asymmetric modes. This topology is used in high and medium voltage applications. *C. I. Odeh et al.*[33] has developed modified MLI topology with reduced switch count shown in fig 6(c) used for integration of renewable energy sources. In this topology significant reduction in the number of active switches is achieved, but at the cost of extra diodes and bidirectional switches. *S. Xu et al.*[34] has developed a novel modified MLI shown in fig 6(d) for high efficiency and medium voltage applications with reduced number of switches and redundant switching states.

*E. Samadaei et al.*[35] has developed an E-type module based MLI shown in fig 6 (e) that can generate a staircase output with reduced number of switches using SHE PWM technique. This topology is popular in high voltage/power applications because of low voltage stress and reduced switch count. In [36] author has developed a novel square type MLI shown in fig 6 (f) using unequal DC sources and less number of components and has used NLC PWM technique. Because of its ease of control and modularity more number of voltage level can be obtained with less number of switches and low voltage stress across the switches. This topology is used for high voltage and power applications, especially in PV applications. In [37] a new modularized topology was developed with less voltage stress and reduced number of switches. This topology shown in fig 6 (g) is used for renewable energy applications.

In [38] [39] a semi cascaded MLI topology was developed which can be used for both symmetric and asymmetric configurations shown in fig 6 (h) (i) using fundamental switchingtechnique. These topologies are used in medium voltage applications, especially with PV.

#### 4. Modulation Techniques

Different modulation techniques are proposed in the literature [40] [41] and the same is modified in [41]. Basic classification of the schemes is presented in the below Fig. 7. The classification is based on the switching frequency. In [42] the author enhanced the performance of the seven level symmetric MLI using Multicarrier PWM Technique.

As the number of levels are more than 5 space vector modulation becomes difficult to implement so in this paper carrier based PWM for 11 level will be discussed in detail.



Fig 7: Overall Representation of Modulation Techniques in MLI

**A. Phase Disposition PWM Strategy:** In this method, all the carrier signals above and below zero reference are in same phase. The arrangement is shown in Fig. 8



Fig 8: Multi carrier signals for PD-PWM

**B.** Phase Opposition and Disposition PWM Strategy: In this method, all the carriers have same amplitude and frequency. All the carriers above zero reference are in same phase and all the carriers below zero reference are in same phase but 180 degrees' phase shifted with respect the above carriers. The arrangement is shown in Fig 9.



Fig 9: Multi carrier signals for POD-PWM

**C. Alternate Phase Opposition Disposition PWM Strategy:** In this method, all the carriers havesame amplitude and frequency. All the alternate carriers are in same phase and the others are phase shifted by 180 degrees. The arrangement is shown in Fig 10.



Fig 10: Multi carrier signals for APOD-PWM

**D. Carrier Overlapping PWM Strategy:** In this method, the carriers are overlapped with each other as shown in Fig 11.



Fig 11: Multi carrier signals for CO-PWM

**E. Variable Frequency Carrier PWM Strategy:** In this method, the frequency of the carriers is not same. Some carriers have same frequency others have different frequency. The arrangement is shown in Fig 12.



Fig 12: Multi carrier signals for VF-PWM

**F. Phase Shift PWM Strategy**: In this phase shift multicarrier PWM strategy four carrier signals are phase shifted by 90 degrees, which has same frequency and amplitude to generate a five level output. The arrangement is shown in Fig 13.



Fig 13: Multicarrier arrangement in Phase Shift PWM

**G. Pure Sinusoidal PWM Strategy:** This is the most common modulating signal used with triangular carrier signal to generate pulses. A sinusoidal modulating signal is shown in Fig 14.



Fig 14: Pure Sinusoidal modulating signal

**H. Third Harmonic Injection PWM Strategy:** In this technique the effect of third harmonic is cancelled in the output voltage spectrum. The gain is increased by the addition of third harmonic component to the fundamental. The arrangement is shown in Fig 15.



Fig 15: Reference signal of Third Harmonic Injection -PWM

**I. Optimal PWM:** This PWM Strategy is used to reduce the switching losses and reduce the harmonic content in the inverter output voltage. The main aim is to add variable offset signal to modulating wave to generate modified control pulses, which in turn changes the harmonic profile of the inverter output voltage. The offset signal is given in eq (1)

$$Voffset = \frac{[\min(Vr, Vy, Vb) + \max(vr, vy, vb)]}{2} - (1)$$

Where Vr Vy Vb are modulating signals of three phases of three phase system. The new modulating signals obtained are given in eq (2) - (4)

 $Vr, SFO = Vr - Voffset \dots$  (2)  $Vy, SFO = Vy - Voffset \dots$  (3)  $Vb, SFO = Vb - Voffset \dots$  (4)

# 5. Conclusion

The multilevel inverter topologies play a major role in high power and high/medium voltage applications. Different reduced switch MLI topologies have been evolved for different applications such as Drives, Electric Vehicles and renewable energy sources. The key advantages of reduced switch MLI topologies is that it has reduced switch count, low switching losses, cost effectiveness, high resolution output voltage and ease of control when compared to a conventional two level inverter. Therefore, this review paper focuses on various reduced switch MLI topologies namely reduced switch Symmetric MLI, reduced switch Asymmetric MLI and reduced switch Modified MLI topologies. Also, modulation techniques are discussed in detail. The main objective of this review is to cover conventional and reduced switch that has been effectively carried out.

#### References

- Ellabban, O., Abu-Rub, H., & Blaabjerg, F. (2014). Renewable energy resources: Current status, future prospects and their enabling technology. Renewable and Sustainable Energy Reviews, 39, 748-764.
- Akram, U., Khalid, M., & Shafiq, S. (2017). An innovative hybrid wind-solar and battery-supercapacitor microgrid system—Development and optimization. IEEE access, 5, 25897-25912.
- Kumar, K., Babu, N. R., & Prabhu, K. R. (2017). Design and analysis of RBFN-based single MPPT controller for hybrid solar and wind energy system. IEEE access, 5, 15308-15317.
- Mathew, K., Mathew, J., Azeez, N. A., Dey, A., Umanand, L., & Gopakumar, K. (2012). Multilevel dodecagonal space-vector generation for induction motor drives by cascading three-level and two-level inverters. IET power electronics, 5(8), 1324-1332.
- Baker, R. H., & Bannister, L. H. (1975). U.S. Patent No. 3,867,643. Washington, DC: U.S. Patent and Trademark Office.
- Nabae, A., Takahashi, I., & Akagi, H. (1981). A new neutral-point-clamped PWM inverter. IEEE Transactions on industry applications, (5), 518-523.
- Manjrekar, M. D., Steimer, P. K., & Lipo, T. A. (2000). Hybrid multilevel power conversion system: A competitive solution for high-power applications. IEEE transactions on industry applications, 36(3), 834-841.
- Meynard, T. A., & Foch, H. (1992, June). Multi-level conversion: high voltage choppers and voltage-source inverters. In PESC'92 Record. 23rd Annual IEEE Power Electronics Specialists Conference (pp. 397-403). IEEE.
- Baker, R. H., & Bannister, L. H. (1975). U.S. Patent No. 3,867,643. Washington, DC: U.S. Patent and Trademark Office.
- Colak, I., Kabalci, E., & Bayindir, R. (2011). Review of multilevel voltage source inverter topologies and control schemes. Energy conversion and management, 52(2), 1114-1128.
- Lu, Z. G., Zhao, L. L., Zhu, W. P., Wu, C. J., & Qin, Y. S. (2013). Research on cascaded three-phase-bridge multilevel converter based on CPS-PWM. IET Power Electronics, 6(6), 1088-1099.
- Rabinovici, R., Baimel, D., Tomasik, J., & Zuckerberger, A. (2013). Thirteen-level cascaded H-bridge inverter operated by generic phase shifted pulse-width modulation. IET Power Electronics, 6(8), 1516-1529.
- Sahoo, S. K., & Bhattacharya, T. (2017). Phase-shifted carrier-based synchronized sinusoidal PWM techniques for a cascaded H-bridge multilevel inverter. IEEE Transactions on Power Electronics, 33(1), 513-524.
- Babaei, E., & Hosseini, S. H. (2009). New cascaded multilevel inverter topology with minimum number of switches. Energy Conversion and Management, 50(11), 2761-2767.
- Babaei, E., Laali, S., & Alilu, S. (2014). Cascaded multilevel inverter with series connection of novel H-bridge basic units. IEEE Transactions on Industrial Electronics, 61(12), 6664-6671.
- Babaei, E., Kangarlu, M. F., & Sabahi, M. (2014). Extended multilevel converters: an attempt to reduce the number of independent DC voltage sources in cascaded multilevel converters. IET Power Electronics, 7(1), 157-166.
- Khosroshahi, M. T. (2014). Crisscross cascade multilevel inverter with reduction in number of components. IET Power Electronics, 7(12), 2914-2924.
- Oskuee, M. R. J., Salary, E., & Najafi-Ravadanegh, S. (2014). Creative design of symmetric multilevel converter to enhance the circuit's performance. IET Power Electronics, 8(1), 96-102.
- Wang, L., Wu, Q. H., & Tang, W. (2017). Novel cascaded switched-diode multilevel inverter for renewable energy integration. IEEE transactions on energy conversion, 32(4), 1574-1582.
- He, L., & Cheng, C. (2017). A bridge modular switched-capacitor-based multilevel inverter with optimized SPWM control method and enhanced power-decoupling ability. IEEE Transactions on Industrial Electronics, 65(8), 6140-6149.
- Lee, S. S., Sidorov, M., Lim, C. S., Idris, N. R. N., & Heng, Y. E. (2017). Hybrid cascaded multilevel inverter (HCMLI) with improved symmetrical 4-level submodule. IEEE Transactions on Power Electronics, 33(2), 932-935.
- Panda, K. P., & Panda, G. (2018). Application of swarm optimisation-based modified algorithm for selective harmonic elimination in reduced switch count multilevel inverter. IET Power Electronics, 11(8), 1472-1482.
- Manjrekar, M. D., Steimer, P. K., & Lipo, T. A. (2000). Hybrid multilevel power conversion system: A competitive solution for high-power applications. IEEE transactions on industry applications, 36(3), 834-841.
- Najafi, E., & Yatim, A. H. M. (2011). Design and implementation of a new multilevel inverter topology. IEEE transactions on industrial electronics, 59(11), 4148-4154.
- Khosroshahi, M. T. (2014). Crisscross cascade multilevel inverter with reduction in number of components. IET Power Electronics, 7(12), 2914-2924.
- Prabaharan, N., & Palanisamy, K. (2016). Comparative analysis of symmetric and asymmetric reduced switch MLI topologies using unipolar pulse width modulation strategies. IET Power Electronics, 9(15), 2808-2823.

- Alishah, R. S., Nazarpour, D., Hosseini, S. H., & Sabahi, M. (2014). Novel topologies for symmetric, asymmetric, and cascade switched-diode multilevel converter with minimum number of power electronic components. IEEE Transactions on Industrial Electronics, 61(10), 5300-5310.
- Su, G. J. (2005). Multilevel DC-link inverter. IEEE Transactions on Industry Applications, 41(3), 848-854.
- Babaei, E., Laali, S., & Bayat, Z. (2014). A single-phase cascaded multilevel inverter based on a new basic unit with reduced number of power switches. IEEE Transactions on industrial electronics, 62(2), 922-929.
- Liu, J., Cheng, K. W. E., & Ye, Y. (2013). A cascaded multilevel inverter based on switched-capacitor for high-frequency AC power distribution system. IEEE Transactions on Power Electronics, 29(8), 4219-4230.
- Gupta, K. K., & Jain, S. (2013). A novel multilevel inverter based on switched DC sources. IEEE Transactions on Industrial Electronics, 61(7), 3269-3278.
- Mokhberdoran, A., & Ajami, A. (2014). Symmetric and asymmetric design and implementation of new cascaded multilevel inverter topology. IEEE Transactions on power electronics, 29(12), 6712-6724.
- Odeh, C. I., Obe, E. S., & Ojo, O. (2016). Topology for cascaded multilevel inverter. IET Power Electronics, 9(5), 921-929.
- Xu, S., Zhang, J., Hu, X., & Jiang, Y. (2017). A novel hybrid five-level voltage-source converter based on T-type topology for high-efficiency applications. IEEE Transactions on Industry Applications, 53(5), 4730-4743.
- Samadaei, E., Gholamian, S. A., Sheikholeslami, A., & Adabi, J. (2016). An envelope type (E-Type) module: asymmetric multilevel inverters with reduced components. IEEE Transactions on Industrial Electronics, 63(11), 7148-7156.
- Samadaei, E., Sheikholeslami, A., Gholamian, S. A., & Adabi, J. (2017). A square T-type (ST-Type) module for asymmetrical multilevel inverters. IEEE Transactions on power Electronics, 33(2), 987-996.
- Arun, N., & Noel, M. M. (2017). Crisscross switched multilevel inverter using cascaded semi-half-bridge cells. IET Power Electronics, 11(1), 23-32.
- Banaei, M. R., Oskuee, M. R. J., & Khounjahan, H. (2014). Reconfiguration of semi-cascaded multilevel inverter to improve systems performance parameters. IET Power Electronics, 7(5), 1106-1112.
- Ajami, A., Oskuee, M. R. J., Mokhberdoran, A., & Van den Bossche, A. (2013). Developed cascaded multilevel inverter topology to minimise the number of circuit devices and voltage stresses of switches. IET Power Electronics, 7(2), 459-466.
- Rodriguez, J., Lai, J. S., & Peng, F. Z. (2002). Multilevel inverters: a survey of topologies, controls, and applications. IEEE Transactions on industrial electronics, 49(4), 724-738.
- Franquelo, L. G., Rodriguez, J., Leon, J. I., Kouro, S., Portillo, R., & Prats, M. A. (2008). The age of multilevel converters arrives. IEEE industrial electronics magazine, 2(2), 28-39.
- Anand. R, Muthubalaji. S., N.Karuppiah, (2018) 'Performance Enhancement Analysis of 7 level Symmetric Multilevel Inverter with Multi- Carrier Pulse Width Modulation' Journal of Advanced Research in Dynamical & Control Systems ISSN 1943-023X, vol.10 No 14 Special issue pp. 856-863

# **Author's Profile**



Ujwala Gajula, has received her B-Tech in Electrical & Electronics Engineering from JNTUH in the year 2008 and M.Tech in Power Electronics & Electric Drives from JNTUH in the year 2010. Presently she is Pursuing Part time PhD in Annamalai university, Chidambaram. She is member of IEEE, IEI and ISTE. Her areas of interest are Power Quality, Renewable Energy Sources.



M.Kalpanadevi working as Assistant Professor in Government College of Engineering, Thanjavur, TamilNadu. She received her B.E in Electrical & Electronics Engineering from Annamalai University in the year 2001. In November 2002, she received her M.E degree in Power System from Annamalai University and she received her Ph.D degree in Electrical Engineering from Annamalai University in the year 2016. Her research interests include Power System State Estimation, Power Quality analysis, Renewable Energy Sources and Embedded Systems.



N. Malla Reddy, Professor & HoD in G.Narayanamma Institute of Technology and Science (For Women), Shaikpet Hyderabad . He received B. Tech from SV University Tirupati in the year 1998, M. Tech from JNTU-Hyderabad in the year 2005, and Ph.D. with specialization in Power system operation and control from JNTU-Hyderabad in 2015. He has over 21 years of experience in teaching. He haspublished technical papers in national and international conferences proceedings/journals. He is a member of IEEE and ISTE. He got Best teacher award for the year 2008 in GNITS. His areas of interest include Power Electronics, Power systems, AC & DC Drives, Power Quality, Renewable Energy Sources and Electric

Vehicles.